Power Semiconductor Field Effect Transistor Structure with Charge Trapping Material in the Gate Dielectric

The subject disclosure presents power semiconductor devices, and methods for manufacture thereof, with improved ruggedness and. In an aspect, the power semiconductor devices are power field effect transistors (FETs) having enhanced suppression of the activation of the parasitic bipolar junction transistor (BJT) and a normal threshold value. The devices comprise a doped source (14) of a first conductivity type, a doped body (15) of a second conductivity type, a source electrode (20) short-connecting the doped body and the doped source, a doped drift region (10) of the first conductivity type, a first layer (30) of a gate dielectric region (36) covering the surface of the doped drift region (10), and forming channel from the doped source (14) to the doped drift region (10), a second layer (31) of the gate dielectric region (36) over the first layer (30), a third layer (32) of the gate dielectric region (36) over the second layer (31), and a gate electrode (21) over the third layer (32).

 

Countries or Regions:

USA, China

 

Invention Code:

TTC.PA.498

 

Contact Us:

okt@ust.hk


Authors:
Key Features:
Specification:
Category:
TAP - Microelectronics
Reference:
Contact Us:
Download (0)

No file is available now.
You would be able to download the files marked with an asterisk '*' only after logging in to your account and completing the purchase of the product license.
License
Price Per Unit:
(Not Applicable)
Terms: (Not Applicable)
License Type: